# BTS5242-2L

Smart High-Side Power Switch

**Automotive Power** 





## **Table of Contents**

| 1                                                   | Overview 3                                                                                                                                                                          |
|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>2</b><br>2.1                                     | Block Diagram                                                                                                                                                                       |
| <b>3</b><br>3.1<br>3.2                              | Pin Configuration7Pin Assignment BTS5242-2L7Pin Definitions and Functions7                                                                                                          |
| <b>4</b><br>4.1                                     | Electrical Characteristics       8         Maximum Ratings       8                                                                                                                  |
| 5<br>5.1<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.2 | Block Description and Electrical Characteristics10Power Stages10Output On-State Resistance10Input Circuit10Inductive Output Clamp11Electrical Characteristics13Thermal Resistance14 |
| 6<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5                | Protection Functions15Over Load Protection15Reverse Polarity Protection16Over Voltage Protection16Loss of Ground Protection16Electrical Characteristics17                           |
| <b>7</b> 7.1 7.2 7.3                                | Diagnosis18ON-State Diagnosis19OFF-State Diagnosis20Electrical Characteristics21                                                                                                    |
| 8                                                   | Package Outlines BTS5242-2L                                                                                                                                                         |
| 9                                                   | Revision History                                                                                                                                                                    |



# Smart High-Side Power Switch PROFET

BTS5242-2L





### 1 Overview

#### **Basic Features**

- · Very low standby current
- 3.3 V and 5 V compatible logic pins
- Improved electromagnetic compatibility (EMC)
- · Stable behavior at under voltage
- Logic ground independent from load ground
- · Secure load turn-off while logic ground disconnected
- Very low leakage current from OUT to GND
- Green Product (RoHS compliant)
- AEC Qualified



PG-DSO-12-9

#### **Product Summary**

The BTS5242-2L is a dual channel high-side power switch in PG-DSO-12-9 package providing embedded protective functions.

The power transistor is built by a N-channel vertical power MOSFET with charge pump. The device is monolithically integrated in Smart SIPMOS technology.

| Operating voltage                          | $V_{ m bb(on)}$ | 4.5 28 V   |
|--------------------------------------------|-----------------|------------|
| Over voltage protection                    | $V_{bb(AZ)}$    | 41 V       |
| On-State resistance                        | $R_{DS(ON)}$    | 25 mΩ      |
| Nominal load current (one channel active)  | $I_{L(nom)}$    | 6 A        |
| Adjustable current limitation              | $I_{L(LIM)}$    | 7 A / 40 A |
| Current limitation repetitive              | $I_{L(SCr)}$    | 7 A / 40 A |
| Standby current for whole device with load | $I_{bb(OFF)}$   | 7.5 µA     |

| Туре       | Package     | Marking    |
|------------|-------------|------------|
| BTS5242-2L | PG-DSO-12-9 | BTS5242-2L |

Data Sheet 3 Rev.1.2, 2008-09-01



# Smart High-Side Power Switch BTS5242-2L

Overview

#### **Protective Functions**

- Reverse battery protection with external resistor
- · Short circuit protection
- Overload protection
- Multi-step current limitation
- · Adjustable current limitation
- Thermal shutdown with restart
- · Over voltage protection with external resistor
- Loss of ground and loss of  $V_{\rm bb}$  protection
- Electrostatic discharge protection (ESD)

#### **Diagnostic Functions**

- IntelliSense functionality for each channel
- Proportional load current sense signal by current source
- Open load detection in ON-state by load current sense
- Open load detection in OFF-state by voltage source
- · Feedback on over temperature and current limitation in ON-state
- · Suppressed thermal toggling of fault signal

#### **Applications**

- µC compatible high-side power switch with diagnostic feedback for 12 V grounded loads
- · All types of resistive, inductive and capacitive loads
- Most suitable for loads with high inrush currents, so as lamps
- Replaces electromechanical relays, fuses and discrete circuits

Data Sheet 4 Rev.1.2, 2008-09-01



**Block Diagram** 

## 2 Block Diagram

The BTS5242-2L is a dual channel high-side power switch (two times 25 m $\Omega$ ) in PG-DSO-12-9 power package providing embedded protective functions. Integrated resistors at each input pin (IN1, IN2, CLA) reduce external components.

The load current limitation can be adjusted in two steps by the current limit adjust pin (CLA).

The IntelliSense pins IS1 and IS2 provide a sophisticated diagnostic feedback signal including current sense function, open load in off state and over load alert.

The power transistor is built by a N-channel vertical power MOSFET with charge pump. The inputs are ground referenced CMOS compatible. The device is monolithically integrated in Smart SIPMOS technology.



Figure 1 Block Diagram

Data Sheet 5 Rev.1.2, 2008-09-01



**Block Diagram** 

#### 2.1 Terms

Following figure shows all terms used in this data sheet.



Figure 2 Terms

Data Sheet 6 Rev.1.2, 2008-09-01



**Pin Configuration** 

## 3 Pin Configuration

### 3.1 Pin Assignment BTS5242-2L



Figure 3 Pin Configuration PG-DSO-12-9

#### 3.2 Pin Definitions and Functions

| Pin                | Symbol  | I/O<br>OD | Function                                                              |
|--------------------|---------|-----------|-----------------------------------------------------------------------|
| 2                  | IN1     | I         | Input signal for channel 1                                            |
| 5                  | IN2     | I         | Input signal for channel 2                                            |
| 3                  | IS1     | 0         | Diagnosis output signal channel 1                                     |
| 4                  | IS2     | 0         | Diagnosis output signal channel 2                                     |
| 7                  | CLA     | 1         | Current limit adjust input for channel 1&2                            |
| 10,11              | OUT1 1) | 0         | Protected high-side power output channel 1                            |
| 8, 9               | OUT2 1) | О         | Protected high-side power output channel 2                            |
| 1                  | GND     | -         | Ground connection                                                     |
| 6,12,<br>heat slug | VBB     | -         | Positive power supply for logic supply as well as output power supply |

<sup>1)</sup> All output pins of each channel have to be connected

Data Sheet 7 Rev.1.2, 2008-09-01



**Electrical Characteristics** 

## 4 Electrical Characteristics

## 4.1 Maximum Ratings

 $T_{\rm j}$  = 25 °C (unless otherwise specified)

| Pos.    | Parameter                                                                                                         | Symbol                | Limit '      | Values       | Unit | Test Conditions                                            |
|---------|-------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|--------------|------|------------------------------------------------------------|
|         |                                                                                                                   |                       | min.         | max.         |      |                                                            |
| Power   | Supply                                                                                                            |                       |              |              |      |                                                            |
| 4.1.1   | Supply voltage                                                                                                    | $V_{bb}$              | _            | 18           | V    |                                                            |
|         |                                                                                                                   |                       | _            | 28           |      | <i>t</i> ≤ 100 h                                           |
| 4.1.2   | Current through ground pin                                                                                        | $I_{GND}$             | -150         |              | mA   | <i>t</i> ≤ 2 min                                           |
| 4.1.3   | Supply voltage for full short circuit protection (single pulse) $(T_j = -40^{\circ}\text{C} 150^{\circ}\text{C})$ | $V_{\rm bb(SC)}$      | 0            | 28           | V    | $L = 8 \mu H$<br>$R = 0.2 \Omega^{-1}$                     |
| 4.1.4   | Voltage at power transistor                                                                                       | $V_{DS}$              | _            | 52           | V    |                                                            |
| 4.1.5   | Supply Voltage for Load Dump protection                                                                           | $V_{\mathrm{bb(LD)}}$ |              |              | V    | $R_{\rm l}$ = 2 $\Omega^{(2)}$                             |
|         |                                                                                                                   | , ,                   | _            | 40           |      | $R_{\rm L}$ = 2.25 $\Omega$                                |
|         |                                                                                                                   |                       | _            | 53           |      | $R_{\rm L}$ = 6.8 $\Omega$                                 |
| Power   | Stages                                                                                                            |                       |              |              |      |                                                            |
| 4.1.6   | Load current                                                                                                      | $I_{L}$               |              | $I_{L(LIM)}$ | Α    | 3)                                                         |
| 4.1.7   | Maximum energy dissipation single pulse                                                                           | $E_{AS}$              | _            | 130          | mJ   | 4)                                                         |
|         |                                                                                                                   |                       |              |              |      | $T_{j(0)} = 150$ °C<br>$I_{L(0)} = 6$ A<br>$V_{bb} = 12$ V |
| 4.1.8   | Power dissipation (DC)                                                                                            | $P_{tot}$             | _            | 1.4          | W    | 5)                                                         |
| 1.1.0   | Tower dissipation (20)                                                                                            | * tot                 |              | 1.4          |      | $T_{a}$ = 85 °C<br>$T_{j}$ ≤ 150 °C                        |
| Logic F | Pins                                                                                                              | •                     |              | •            |      |                                                            |
| 4.1.9   | Voltage at input pin                                                                                              | $V_{IN}$              | -5<br>-16    | 19           | V    | <i>t</i> ≤ 2 min                                           |
| 4.1.10  | Current through input pin                                                                                         | $I_{IN}$              | -2.0<br>-8.0 | 2.0          | mA   | <i>t</i> ≤ 2 min                                           |
| 4.1.11  | Voltage at current limit adjust pin                                                                               | $V_{CLA}$             | -5           | 19           | V    |                                                            |
| 7.1.11  | voltage at current innit adjust pin                                                                               | CLA                   | -16          | 19           | •    | <i>t</i> ≤ 2 min                                           |
| 4.1.12  | Current through current limit adjust pin                                                                          | $I_{CLA}$             | -2.0<br>-8.0 | 2.0          | mA   | <i>t</i> ≤ 2 min                                           |
| 4.1.13  | Current through sense pin                                                                                         | $I_{IS}$              | -5           | 10           | mA   |                                                            |
| Гетре   | ratures                                                                                                           | 1                     | 1            | I.           | П    | 1                                                          |
| 1.1.14  |                                                                                                                   | $T_{j}$               | -40          | 150          | °C   |                                                            |
| 1.1.15  | · · · · · · · · · · · · · · · · · · ·                                                                             | $\Delta T_{\rm i}$    | _            | 60           | °C   |                                                            |
| 4.1.16  | 1 1                                                                                                               | ,                     | -55          | 150          | °C   |                                                            |
| 4.1.16  | Storage temperature                                                                                               | $T_{stg}$             | -55          | 150          | °C   |                                                            |

Data Sheet 8 Rev.1.2, 2008-09-01



#### Smart High-Side Power Switch BTS5242-2L

#### **Electrical Characteristics**

 $T_i$  = 25 °C (unless otherwise specified)

| Pos.   | Parameter              |         | Symbol    | Limit Values |      | Unit | <b>Test Conditions</b> |
|--------|------------------------|---------|-----------|--------------|------|------|------------------------|
|        |                        |         |           | min.         | max. |      |                        |
| ESD S  | usceptibility          |         |           |              | •    |      |                        |
| 4.1.17 | ESD susceptibility HBM |         | $V_{ESD}$ |              |      | kV   | according to           |
|        |                        | IN, CLA |           | -1           | 1    |      | EIA/JESD 22-A          |
|        |                        | IS      |           | -2           | 2    |      | 114B                   |
|        |                        | OUT     |           | -4           | 4    |      |                        |

- 1) R and L describe the complete circuit impedance including line, contact and generator impedances
- 2) Load Dump is specified in ISO 7637, R<sub>I</sub> is the internal resistance of the Load Dump pulse generator
- 3) Current limitation is a protection feature. Operation in current limitation is considered as "outside" normal operating range. Protection features are not designed for continuous repetitive operation.
- 4) Pulse shape represents inductive switch off:  $I_L(t) = I_L(0) * (1 t / t_{peak}); 0 < t < t_{peak}$ . Please see **Figure 8**
- 5) Device mounted on PCB (50 mm x 50 mm x 1.5 mm epoxy, FR4) with 6 cm $^2$  copper heatsinking area (one layer, 70  $\mu$ m thick) for  $V_{bb}$  connection. PCB is vertical without blown air.

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

Data Sheet 9 Rev.1.2, 2008-09-01



## 5 Block Description and Electrical Characteristics

#### 5.1 Power Stages

The power stages are built by a N-channel vertical power MOSFET (DMOS) with charge pump.

### 5.1.1 Output On-State Resistance

The on-state resistance  $R_{\rm DS(ON)}$  depends on the supply voltage as well as the junction temperature  $T_{\rm j}$ . Figure 4 shows that dependencies for the typical on-state resistance. The behavior in reverse polarity mode is described in Section 6.2.



Figure 4 Typical On-State Resistance

#### 5.1.2 Input Circuit

**Figure 5** shows the input circuit of the BTS5242-2L. There is an integrated input resistor that makes external components obsolete. The current sink to ground ensures that the device switches off in case of open input pin. The zener diode protects the input circuit against ESD pulses.



Figure 5 Input Circuit (IN1 and IN2)

Data Sheet 10 Rev.1.2, 2008-09-01



A high signal at the input pin causes the power DMOS to switch on with a dedicated slope, which is optimized in terms of EMC emission.



Figure 6 Switching a Load (resistive)

#### 5.1.3 Inductive Output Clamp

When switching off inductive loads with high-side switches, the voltage  $V_{OUT}$  drops below ground potential, because the inductance intends to continue driving the current.



Figure 7 Output Clamp (OUT1 and OUT2)

To prevent destruction of the device, there is a voltage clamp mechanism implemented that keeps that negative output voltage at a certain level ( $V_{OUT(CL)}$ ). See **Figure 7** and **Figure 8** for details. Nevertheless, the maximum allowed load inductance is limited.



Figure 8 Switching an Inductance

Data Sheet 11 Rev.1.2, 2008-09-01



#### **Maximum Load Inductance**

While demagnetization of inductive loads, energy has to be dissipated in the BTS5242-2L. This energy can be calculated with following equation:

$$E = (V_{\text{bb}} - V_{\text{OUT(CL)}}) \cdot \left[ \frac{V_{\text{OUT(CL)}}}{R_{\text{L}}} \cdot \ln \left( 1 - \frac{R_{\text{L}} \cdot I_{\text{L}}}{V_{\text{OUT(CL)}}} \right) + I_{\text{L}} \right] \cdot \frac{L}{R_{\text{L}}}$$

Following equation simplifies under the assumption of  $R_L = 0$ :

$$E = \frac{1}{2}LI_{L}^{2} \cdot \left(1 - \frac{V_{bb}}{V_{OUT(CL)}}\right)$$

The energy, which is converted into heat, is limited by the thermal design of the component. See **Figure 9** for the maximum allowed energy dissipation.



Figure 9 Maximum energy dissipation single pulse,  $T_{j,Start} = 150$ °C

Data Sheet 12 Rev.1.2, 2008-09-01



#### 5.1.4 **Electrical Characteristics**

 $V_{\rm bb}$  = 9 V to 16 V,  $T_{\rm j}$  = -40 °C to +150 °C (unless otherwise specified) typical values:  $V_{\rm bb}$  = 13.5 V,  $T_{\rm j}$  = 25 °C

| Pos.   | Parameter                                                               | Symbol           | Limit Values |             |                  | Unit | <b>Test Conditions</b>                                                                                                                                                                               |
|--------|-------------------------------------------------------------------------|------------------|--------------|-------------|------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                                                         |                  | min.         | typ.        | max.             |      |                                                                                                                                                                                                      |
| ene    | ral                                                                     | 1                | I            | I           | 1                | "    |                                                                                                                                                                                                      |
| 5.1.1  | Operating voltage                                                       | $V_{bb}$         | 4.5          | -           | 28               | V    | $V_{\rm IN}$ = 4.5 V<br>$R_{\rm L}$ = 12 $\Omega$<br>$V_{\rm DS}$ < 0.5 V                                                                                                                            |
| 5.1.2  | Operating current  one channel all channels                             | $I_{GND}$        | _<br>_       | 1.6<br>3.2  | 4<br>8           | mA   | $V_{\text{IN}} = 5 \text{ V}$ $I_{\text{L}} = 5 \text{ A}$                                                                                                                                           |
| 5.1.3  | Standby current for whole device with load                              | $I_{ m bb(OFF)}$ | _            | 5<br>-<br>- | 7.5<br>7.5<br>20 | μА   | $V_{\text{IN}} = 0 \text{ V}$<br>$V_{\text{CLA}} = 0 \text{ V}$<br>$V_{\text{OUT}} < V_{\text{OUT(OL)}}$<br>$T_j = 25^{\circ}\text{C}$<br>$T_j = 105^{\circ}\text{C}$<br>$T_j = 150^{\circ}\text{C}$ |
| Jutpu  | ut characteristics                                                      |                  |              |             |                  |      |                                                                                                                                                                                                      |
| 5.1.4  | On-State resistance per channel                                         | $R_{DS(ON)}$     | _<br>_       | 19<br>35    | 25<br>48         | mΩ   | $I_{L} = 5 \text{ A}$<br>$T_{j} = 25 \text{ °C}$<br>$T_{j} = 150 \text{ °C}$                                                                                                                         |
| 5.1.5  | Output voltage drop limitation at small load currents                   | $V_{DS(NL)}$     | _            | 40          | _                | mV   | <i>I</i> <sub>L</sub> < 0.5 A                                                                                                                                                                        |
| 5.1.6  | Nominal load current per channel one channel active two channels active | $I_{L(nom)}$     | 5.5<br>4.1   | 6<br>4.5    |                  | A    | $T_a = 85 ^{\circ}\text{C}$<br>$T_j \le 150 ^{\circ}\text{C}^{-1)}$                                                                                                                                  |
|        | ISO load current per channel one channel active two channels active     | $I_{L(ISO)}$     | 13<br>13     | 15<br>15    |                  | A    | $T_{\rm c}$ = 85 °C<br>$V_{\rm DS}$ = 0.5 V <sup>2)</sup>                                                                                                                                            |
| 5.1.7  | Output clamp                                                            | $V_{OUT(CL)}$    | -24          | -20         | -17              | V    | I <sub>L</sub> = 40 mA                                                                                                                                                                               |
| .1.8   | · ·                                                                     | $I_{L(OFF)}$     | _            | 1.5         | 8                | μA   | $V_{\text{IN}} = 0 \text{ V}$                                                                                                                                                                        |
|        | characteristics                                                         | L(OIT)           |              |             |                  |      | 114                                                                                                                                                                                                  |
| .1.9   | Input resistance for pin IN                                             | $R_{IN}$         | 2.0          | 3.5         | 5.5              | kΩ   |                                                                                                                                                                                                      |
| .1.10  | L-input level for pin IN                                                | $V_{IN(L)}$      | -0.3         | _           | 1.0              | V    |                                                                                                                                                                                                      |
|        | H-input level for pin IN                                                | $V_{IN(H)}$      | 2.4          | _           |                  | V    |                                                                                                                                                                                                      |
| 5.1.12 | Hysteresis for pin IN                                                   | $\Delta V_{IN}$  | _            | 0.5         | _                | V    | 3)                                                                                                                                                                                                   |
|        | L-input current for pin IN                                              | $I_{IN(L)}$      | 3            | _           | 40               | μA   | V <sub>IN</sub> = 0.4 V                                                                                                                                                                              |
|        | H-input current for pin IN                                              | $I_{IN(H)}$      | 20           | 50          | 90               | μA   | V <sub>IN</sub> = 5 V                                                                                                                                                                                |
| Γimin  | gs                                                                      | 1 , , ,          | I            | I           | 1                | 1    | <u> </u>                                                                                                                                                                                             |
|        | Turn-on time to 90% V <sub>bb</sub>                                     | t <sub>ON</sub>  | _            | 90          | 250              | μs   | $R_{\rm L}$ = 12 $\Omega$<br>$V_{\rm bb}$ = 13.5 V                                                                                                                                                   |
| 5.1.16 | Turn-off time to 10% V <sub>bb</sub>                                    | $t_{OFF}$        | _            | 100         | 250              | μs   | $R_{\rm L}$ = 12 $\Omega$<br>$V_{\rm bb}$ = 13.5 V                                                                                                                                                   |

**Data Sheet** 13 Rev.1.2, 2008-09-01



 $V_{\rm bb}$  = 9 V to 16 V,  $T_{\rm j}$  = -40 °C to +150 °C (unless otherwise specified)

typical values:  $V_{\rm bb}$  = 13.5 V,  $T_{\rm j}$  = 25 °C

| Pos.   | Parameter                               | Symbol         | Limit Values |      |      | Unit | Test Conditions                                            |
|--------|-----------------------------------------|----------------|--------------|------|------|------|------------------------------------------------------------|
|        |                                         |                | min.         | typ. | max. |      |                                                            |
| 5.1.17 | slew rate<br>10% to 30% V <sub>bb</sub> | $dV/dt_{ON}$   | 0.1          | 0.25 | 0.45 | V/µs | $R_{\rm L} = 12 \ \Omega$<br>$V_{\rm bb} = 13.5 \ {\rm V}$ |
| 5.1.18 | slew rate<br>70% to 40% V <sub>bb</sub> | $-dV/dt_{OFF}$ | 0.1          | 0.25 | 0.45 | V/µs | $R_{\rm L} = 12 \ \Omega$<br>$V_{\rm bb} = 13.5 \ {\rm V}$ |

<sup>1)</sup> Device mounted on PCB (50 mm x 50 mm x 1.5 mm epoxy, FR4) with 6 cm $^2$  copper heatsinking area (one layer, 70  $\mu$ m thick) for  $V_{bb}$  connection. PCB is vertical without blown air.

Note: Characteristics show the deviation of parameter at the given supply voltage and junction temperature.

Typical values show the typical parameters expected from manufacturing.

#### 5.2 Thermal Resistance

| Pos.  | Parameter                         | Symbol     | Limit Values |      |      | Limit Values |    |  | Unit | Conditions |
|-------|-----------------------------------|------------|--------------|------|------|--------------|----|--|------|------------|
|       |                                   |            | Min.         | Тур. | Max. |              |    |  |      |            |
| 5.2.1 | Junction to Case <sup>1)</sup>    | $R_{thJC}$ |              |      | 1.8  | K/W          | _  |  |      |            |
| 5.2.2 | Junction to Ambient <sup>1)</sup> | $R_{thJA}$ |              |      |      | K/W          | 2) |  |      |            |
|       | one channel on                    |            | _            | 40   | _    |              |    |  |      |            |
|       | all channels on                   |            | _            | 33   | _    |              |    |  |      |            |

<sup>1)</sup> Not subject to production test, specified by design.

Data Sheet 14 Rev.1.2, 2008-09-01

<sup>2)</sup> Not subject to production test, parameters are calculated from  $R_{DS(ON)}$  and  $R_{th}$ 

<sup>3)</sup> Not subject to production test, specified by design

<sup>2)</sup> EIA/JESD 52\_2, FR4,  $80 \times 80 \times 1.5$  mm;  $35\mu$  Cu,  $5\mu$  Sn; 300 mm<sup>2</sup>



**Protection Functions** 

#### 6 Protection Functions

The device provides embedded protective functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are neither designed for continuous nor repetitive operation.

#### 6.1 Over Load Protection

The load current  $I_{\rm OUT}$  is limited by the device itself in case of over load or short circuit to ground. There are two steps of current limitation. They can be selected by the CLA pin, but are additionally selected automatically depending on the voltage  $V_{\rm DS}$  across the power DMOS. Please note that the voltage at the OUT pin is  $V_{\rm bb}$  -  $V_{\rm DS}$ . Please refer to following figure for details.



Figure 10 Current Limitation (minimum values)

Current limitation is realized by increasing the resistance of the device which leads to rapid temperature rise inside. A temperature sensor for each channel causes an overheated channel to switch off to prevent destruction. After cooling down with thermal hysteresis, the channel switches on again. Please refer to **Figure 11** for details.



Figure 11 Shut Down by Over Temperature

The CLA pin circuit is designed equal to the input pin. Please refer to **Figure 5** for details. Please note that the thresholds for high and low state differ between IN and CLA.

Data Sheet 15 Rev.1.2, 2008-09-01



**Protection Functions** 

#### 6.2 Reverse Polarity Protection

In case of reverse polarity, the intrinsic body diode causes power dissipation. Use following formula for estimation of total power dissipation  $P_{\text{diss(rev)}}$  in reverse polarity mode.

$$P_{\rm diss(rev)} = \sum_{\rm all\ channels} \ (V_{\rm DS(rev)}\ I_{\rm L})$$

The reverse current through the power transistors has to be limited by the connected loads. The reverse current through the ground connection has to be limited either by a resistor or by a pair of resistor and diode. The current through sense pins IS1 and IS2 has to be limited (please refer to maximum ratings on Page 8). The temperature protection is not active during reverse polarity.

#### 6.3 Over Voltage Protection

In addition to the output clamp for inductive loads as described in **Section 5.1.3**, there is a clamp mechanism for over voltage protection. The current through the ground connection has to be limited e.g. by a resistor.

As shown in Figure 12, in case of supply voltages greater than  $V_{\rm bb(AZ)}$ , the power transistor opens and the voltage across logic part is clamped. As a result, the ground potential rises to  $V_{\rm bb}$  -  $V_{\rm bb(AZ)}$ . Due to the ESD zener diodes, the potential at pin IN1, IN2 and CLA rises almost to that potential, depending on the impedance of the connected circuitry.



Figure 12 Over Voltage Protection

### 6.4 Loss of Ground Protection

In case of complete loss of the device ground connections, but connected load ground, the BTS5242-2L securely changes to or stays in off state.

Data Sheet 16 Rev.1.2, 2008-09-01



**Protection Functions** 

#### 6.5 **Electrical Characteristics**

 $V_{\rm bb}$  = 9 V to 16 V,  $T_{\rm j}$  = -40 °C to +150 °C (unless otherwise specified) typical values:  $V_{\rm bb}$  = 13.5 V,  $T_{\rm j}$  = 25 °C

| Pos.         | Parameter                                                        | Symbol              | Lir  | nit Valu          | ıes  | Unit | Test Conditions                                |
|--------------|------------------------------------------------------------------|---------------------|------|-------------------|------|------|------------------------------------------------|
|              |                                                                  |                     | min. | typ.              | max. |      |                                                |
| Over         | Load Protection                                                  | -                   |      |                   |      |      | T.                                             |
| 6.5.1        | Load current limitation                                          | $I_{L(LIM)}$        |      |                   |      | Α    | V <sub>DS</sub> = 5 V                          |
|              |                                                                  |                     | 40   | 50                | 60   |      | CLA = 2 V                                      |
|              |                                                                  |                     | 7    | 11                | 14   |      | CLA = 4 V                                      |
| 6.5.2        | Repetitive short circuit current limitation                      | $I_{L(SCr)}$        |      |                   |      | Α    | $T_{\rm j} = T_{\rm j(SC)}^{-1)}$              |
|              |                                                                  |                     | _    | 40                | _    |      | CLA = 0 V                                      |
|              |                                                                  |                     | _    | 7                 | _    |      | CLA = 5 V                                      |
| 6.5.3        | Initial short circuit shut down time                             | $t_{OFF(SC)}$       |      |                   |      | ms   | $T_{\text{jStart}} = 25 ^{\circ}\text{C}^{-1}$ |
|              |                                                                  |                     | _    | 0.8               | _    |      | CLA = 0 V                                      |
|              |                                                                  |                     | _    | 4                 | _    |      | CLA = 5 V                                      |
| 6.5.4        | Thermal shut down temperature                                    | $T_{\rm j(SC)}$     | 150  | 170 <sup>1)</sup> | _    | °C   |                                                |
| 6.5.5        | Thermal hysteresis                                               | $\Delta T_{ m j}$   | _    | 10                | _    | K    | _ 1)                                           |
| Reve         | rse Battery                                                      |                     |      |                   |      |      |                                                |
| 6.5.6        | Drain-Source diode voltage (V <sub>OUT</sub> > V <sub>bb</sub> ) | $-V_{ m DS(rev)}$   | _    | _                 | 900  | mV   | I <sub>L</sub> = -5 A                          |
|              |                                                                  |                     |      |                   |      |      | T <sub>j</sub> =150 °C                         |
| Over         | Voltage                                                          |                     |      |                   |      |      |                                                |
| 6.5.7        | Over voltage protection                                          | $V_{ m bb(AZ)}$     | 41   | 47                | 52   | V    | $I_{\rm bb}$ = 40 mA                           |
| Loss         | of GND                                                           | +                   | -    |                   |      | !    | -                                              |
| 6.5.8        | Output current while GND disconnected                            | $I_{L(GND)}$        | _    | _                 | 2    | mA   | $I_{IN} = 0^{(1)(2)}$                          |
|              | ·                                                                | _(32)               |      |                   |      |      | $I_{\text{GND}} = 0$                           |
|              |                                                                  |                     |      |                   |      |      | $I_{\rm IS} = 0$                               |
| Curre        | nt Limit Adjust (CLA)                                            |                     |      | •                 | •    | •    |                                                |
| 6.5.9        | Input resistance for pin CLA                                     | $R_{CLA}$           | 2.0  | 3.5               | 5.5  | kΩ   |                                                |
| 6.5.10       | L-input level for pin CLA                                        | $V_{CLA(L)}$        | -0.3 | _                 | 2.0  | V    |                                                |
| 6.5.11       | H-input level for pin CLA                                        | $V_{CLA(H)}$        | 4.0  | _                 | _    | V    |                                                |
| 6.5.12       | L-input current for pin CLA                                      | $I_{CLA(L)}$        | 3    | _                 | 40   | μΑ   | V <sub>CLA</sub> = 0.4 V                       |
| <del> </del> | H-input current for pin CLA                                      | I <sub>CLA(H)</sub> | 20   | 50                | 90   | μA   | $V_{CLA} = 5  V$                               |

<sup>1)</sup> Not subject to production test, specified by design

**Data Sheet** 17 Rev.1.2, 2008-09-01

<sup>2)</sup> Pins not connected



## 7 Diagnosis

For diagnosis purpose, the BTS5242-2L provides an IntelliSense signal at pins IS1 and IS2. This means in detail, the current sense signal  $I_{\rm IS}$ , a proportional signal to the load current (ratio  $k_{\rm ILIS} = I_{\rm L} / I_{\rm IS}$ ), is provided as long as no failure mode (see **Table 1**) occurs. In case of a failure mode, the voltage  $V_{\rm IS(fault)}$  is fed to the diagnosis pin.



Figure 13 Block Diagram: Diagnosis

Table 1 Truth Table

| Input<br>Level | Output Level                                     | Diagnostic<br>Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L              | Z                                                | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                | Z                                                | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                | Z                                                | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                | $V_{bb}$                                         | $V_{\rm IS} = V_{\rm IS(fault)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                | $< V_{\text{OUT(OL)}}$<br>$> V_{\text{OUT(OL)}}$ | $Z = V_{IS} = V_{IS(fault)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Н              | $\sim V_{ m bb}$                                 | $I_{\rm IS} = I_{\rm L} / k_{\rm ILIS}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                | < V <sub>bb</sub>                                | $V_{\rm IS} = V_{\rm IS(fault)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                | ~GND                                             | $V_{\rm IS} = V_{\rm IS(fault)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                | Z                                                | $V_{\rm IS} = V_{\rm IS(fault)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                | $V_{bb}$                                         | $I_{\rm IS} < I_{\rm L} / k_{\rm ILIS}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                | $\sim V_{ m bb}$                                 | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                | Level L                                          | $\begin{array}{c c} \textbf{Level} \\ & \textbf{Z} \\ & \textbf{Z} \\ & \textbf{Z} \\ & & \textbf{Z} \\ & & & \textbf{Z} \\ & & & & \textbf{Z} \\ & & & & & & \textbf{Z} \\ & & & & & & & \textbf{Z} \\ & & & & & & & & \textbf{Z} \\ & & & & & & & \textbf{Z} \\ & & & & & & & \textbf{Z} \\ & & & & & & & \textbf{Z} \\ & & & & & & & \textbf{Z} \\ & & & & & & & \textbf{Z} \\ & & & & & & & & \textbf{Z} \\ & & & & & & & & \textbf{Z} \\ & & & & & & & & \textbf{Z} \\ & & & & & & & & & \textbf{Z} \\ & & & & & & & & & & & & \textbf{Z} \\ & & & & & & & & & & & & & & & & & & $ |

L = Low Level, H = High Level, Z = high impedance, potential depends on external circuit



#### 7.1 ON-State Diagnosis

The standard diagnosis signal is a current sense signal proportional to the load current. The accuracy of the ratio  $(k_{\rm ILIS} = I_{\rm L} / I_{\rm IS})$  depends on the temperature. Please refer to **Figure 14** for details. Usually a resistor  $R_{\rm IS}$  is connected to the current sense pin. It is recommended to use sense resistors  $R_{\rm IS} > 500~\Omega$ . A typical value is 4.7 k $\Omega$ 



Figure 14 Current sense ratio  $k_{\rm ILIS}^{1}$ 

Details about timings between the diagnosis signal  $I_{\rm IS}$  and the output voltage  $V_{\rm OUT}$  and the load current  $I_{\rm L}$  in ON-state can be found in Figure 15.



Figure 15 Timing of Diagnosis Signal in ON-state

In case of over-current as well as over-temperature, the voltage  $V_{\rm IS(fault)}$  is fed to the diagnosis pins as long as the according input pin is high. This means, even when the device keeps switching on and off in over-load condition, the failure signal is constantly available. Please refer to **Figure 16** for details.

Data Sheet 19 Rev.1.2, 2008-09-01

<sup>1)</sup> The curves show the behavior based on characterization data. The marked points are guaranteed in this Data Sheet in Section 7.3 (Position 7.3.7).





Figure 16 Timing of Diagnosis Signal in Over Load Condition

#### 7.2 OFF-State Diagnosis

Details about timings between the diagnosis signal  $I_{IS}$  and the output voltage  $V_{OUT}$  and the load current  $I_{L}$  in OFF-state can be found in **Figure 17**.



Figure 17 Timing of Diagnosis Signal in OFF-state

For open load diagnosis in off-state an external output pull-up resistor ( $R_{\rm OL}$ ) is recommended. For calculation of pull-up resistor, the leakage currents and the open load threshold voltage  $V_{\rm OUT(OL)}$  has to be taken into account. Depending on the application, an additional pull down resistor at the output might be necessary.

$$R_{\rm OL} = rac{V_{
m bb(min)} - V_{
m OUT(OL,max)}}{I_{
m leakage}}$$

 $I_{\rm leakage}$  defines the leakage current in the complete system including  $I_{\rm L(OL)}$  and external leakages e.g. due to humidity.  $V_{\rm bb(min)}$  is the minimum supply voltage at which the open load diagnosis in off-state must be ensured.

To reduce the stand-by current of the system, an open load resistor switch ( $S_{\rm OL}$ ) is recommended. The stand-by current of the BTS5242-2L is minimized, when both input pins (IN1 and IN2) are on low level or left open and  $V_{\rm OUT} < V_{\rm OUT(OL)}$ . In case of open load in off state ( $V_{\rm OUT} > V_{\rm OUT(OL)}$  and  $V_{\rm IN}$  = 0 V), the fault voltage  $V_{\rm IS(fault)}$  drives a current through the sense resistor, which causes an increase in supply current. To reduce the stand-by current to a minimum, the open load condition needs to be suppressed.

The resistors  $R_{\text{lim}}$  are recommended to limit the current through the sense pins IS1 and IS2 in case of reverse polarity and over voltage.

Data Sheet 20 Rev.1.2, 2008-09-01



#### 7.3 Electrical Characteristics

 $V_{\rm bb}$  = 9 V to 16 V,  $T_{\rm j}$  = -40 °C to +150 °C (unless otherwise specified)

typical values:  $V_{\rm bb} = 13.5 \text{ V}$ ,  $T_{\rm i} = 25 \,^{\circ}\text{C}$ 

| Pos.   | Parameter                                                                                                  | Symbol                | Lin                  | nit Valı             | ıes                  | Unit | Test Conditions                                                                                                                                                 |
|--------|------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|----------------------|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                                                                                            |                       | min.                 | typ.                 | max.                 |      |                                                                                                                                                                 |
| Open   | Load at OFF state                                                                                          |                       | "                    | 1                    | ı                    | 1    | 1                                                                                                                                                               |
| 7.3.1  | Open load detection threshold voltage                                                                      | $V_{OUT(OL)}$         | 2.0                  | 3.2                  | 4.4                  | V    |                                                                                                                                                                 |
| 7.3.2  | Leakage current into OUT                                                                                   | -I <sub>L(OL)</sub>   | _                    | _                    | 1                    | μΑ   | <i>V</i> <sub>OUT</sub> = 5 V                                                                                                                                   |
| 7.3.3  | Sense signal in case of open load                                                                          | $V_{IS(fault)}$       | 5.0                  | 6.2                  | 8                    | V    | $V_{\text{IN}} = 0 \text{ V}$<br>$V_{\text{OUT}} > V_{\text{OUT}(\text{OL})}$                                                                                   |
| 7.3.4  | Sense signal current limitation                                                                            | I <sub>IS(LIM)</sub>  | 4                    | _                    | _                    | mA   | $\begin{split} I_{\rm IS} &= 1 \text{ mA} \\ V_{\rm IS} &= 0 \text{ V} \\ V_{\rm IN} &= 0 \text{ V} \\ V_{\rm OUT} &> V_{\rm OUT(OL)} \end{split}$              |
| 7.3.5  | Sense signal invalid after negative input slope                                                            | t <sub>d(fault)</sub> | _                    | _                    | 1.2                  | ms   | $V_{\text{IN}}$ = 5 V to 0 V<br>$V_{\text{OUT}}$ > $V_{\text{OUT(OL)}}$                                                                                         |
| 7.3.6  | Fault signal settling time                                                                                 | t <sub>s(fault)</sub> | _                    | _                    | 200                  | μs   | $\begin{aligned} V_{\text{IN}} &= 0 \text{ V}^{-1} \\ V_{\text{OUT}} &= 0 \text{ V to} \\ &> V_{\text{OUT(OL)}} \\ I_{\text{IS}} &= 1 \text{ mA} \end{aligned}$ |
| Load   | Current Sense                                                                                              |                       |                      |                      |                      |      | _                                                                                                                                                               |
| 7.3.7  | Current sense ratio $I_{\rm L} = 0.5 \; {\rm A}$ $I_{\rm L} = 3.0 \; {\rm A}$ $I_{\rm L} = 6.0 \; {\rm A}$ |                       | 4450<br>4750<br>4900 | 5800<br>5400<br>5350 | 6960<br>6050<br>5800 |      | V <sub>IN</sub> = 5 V                                                                                                                                           |
| 7.3.8  | Current sense voltage limitation                                                                           | $V_{IS(LIM)}$         | 5.4                  | 6.5                  | 7.5                  | V    | $I_{L} = 5 \text{ A}$                                                                                                                                           |
| 7.3.9  | Current sense leakage/offset current                                                                       | $I_{IS(LH)}$          | _                    | _                    | 5                    | μΑ   | $V_{\text{IN}} = 5 \text{ V}$<br>$I_{\text{L}} = 0 \text{ A}$                                                                                                   |
| 7.3.10 | Current sense settling time to $I_{\rm IS}$ static $\pm 10\%$ after positive input slope                   | $t_{\rm sIS(ON)}$     | -                    | _                    | 400                  | μs   | $V_{IN} = 0 \text{ V to 5 V}$<br>$I_{L} = 5 \text{ A}^{-1}$                                                                                                     |
| 7.3.11 | Current sense settling time to $I_{\rm IS}$ static $\pm 10\%$ after change of load current                 | $t_{\rm sIS(LC)}$     | _                    | _                    | 300                  | μs   | $V_{IN} = 5 \text{ V}$<br>$I_{L} = 3 \text{ A to 5 A}^{-1}$                                                                                                     |
| 7.3.12 | Fault signal hold time after thermal restart                                                               | $t_{hIS(OTR)}$        | _                    | _                    | 1.2                  | ms   | 1)                                                                                                                                                              |
|        | 1                                                                                                          | ,                     | -1                   | 1                    | 1                    | 1    | Т                                                                                                                                                               |

<sup>1)</sup> Not subject to production test, specified by design



Package Outlines BTS5242-2L

## 8 Package Outlines BTS5242-2L



Figure 18 PG-DSO-12-9

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: <a href="http://www.infineon.com/packages">http://www.infineon.com/packages</a>.



**Revision History** 

## 9 Revision History

| Revision | Date       | Changes                                                                                                                                                                                                                                                                                                                                                       |
|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev 1.2  | 09-01-2008 | Modification of the Figure 9                                                                                                                                                                                                                                                                                                                                  |
| Rev.1.1  | 06-29-2007 | all pages: added new Infineon logo Creation of the green data sheet. First page: Adding the green logo and the AEC qualified Adding the bullet AEC qualified and the RoHS compliant features Package page Modification of the package to be green.  page 8: table max. ratings: 4.1.7 parameter changed from 319 mJ to 130 mJ added test conditions Vbb = 12V |
|          |            | note 4: added see figure 8                                                                                                                                                                                                                                                                                                                                    |
|          |            | page 12: changed figure 9                                                                                                                                                                                                                                                                                                                                     |
|          |            | page 13: 5.1.2 added Test condition $I_{\rm L}$ = 5 A 5.1.7 parameter changed from -17 to -12V to -24 to -17V                                                                                                                                                                                                                                                 |
|          |            | page 20: add paragraph: Depending on the application, an additional pull down resistor at the output might be necessary.                                                                                                                                                                                                                                      |
| Rev.1.0  | 08-10-2004 | initial version                                                                                                                                                                                                                                                                                                                                               |

Data Sheet 23 Rev.1.2, 2008-09-01

Edition 2008-09-01

Published by Infineon Technologies AG 81726 Munich, Germany © 9/1/08 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.